forked from luck/tmp_suning_uos_patched
arm64: don't flag non-aliasing VIPT I-caches as aliasing
VIPT caches are non-aliasing if the index is derived from address bits that are always equal between VA and PA. Classifying these as aliasing results in unnecessary flushing which may hurt performance. Signed-off-by: Ard Biesheuvel <ard.biesheuvel@linaro.org> Acked-by: Will Deacon <will.deacon@arm.com> Signed-off-by: Will Deacon <will.deacon@arm.com>
This commit is contained in:
parent
80c517b0ff
commit
169c018de7
@ -49,8 +49,18 @@ static void cpuinfo_detect_icache_policy(struct cpuinfo_arm64 *info)
|
||||
unsigned int cpu = smp_processor_id();
|
||||
u32 l1ip = CTR_L1IP(info->reg_ctr);
|
||||
|
||||
if (l1ip != ICACHE_POLICY_PIPT)
|
||||
set_bit(ICACHEF_ALIASING, &__icache_flags);
|
||||
if (l1ip != ICACHE_POLICY_PIPT) {
|
||||
/*
|
||||
* VIPT caches are non-aliasing if the VA always equals the PA
|
||||
* in all bit positions that are covered by the index. This is
|
||||
* the case if the size of a way (# of sets * line size) does
|
||||
* not exceed PAGE_SIZE.
|
||||
*/
|
||||
u32 waysize = icache_get_numsets() * icache_get_linesize();
|
||||
|
||||
if (l1ip != ICACHE_POLICY_VIPT || waysize > PAGE_SIZE)
|
||||
set_bit(ICACHEF_ALIASING, &__icache_flags);
|
||||
}
|
||||
if (l1ip == ICACHE_POLICY_AIVIVT)
|
||||
set_bit(ICACHEF_AIVIVT, &__icache_flags);
|
||||
|
||||
|
Loading…
Reference in New Issue
Block a user