kernel_optimize_test/arch/mips/pci
Thomas Bogendoerfer 639702bd72 [MIPS] Register PCI host bridge resource earlier
PCI based SNI RM machines have their EISA bus behind an Intel PCI/EISA
bridge. So the PCI IO range must start at 0x0000. Changing that will
break the PCI bus, because i8259.c already has registered it's IO
addresses before the PCI bus gets initialized. Below is a patch,
which will register the PCI host bridge resources inside
register_pci_controller(). It also changes i8259.c to use insert_region(),
because request_resource() will fail, if the IO space of the PIT hanging
of the PCI host bridge (maybe passing the resource parent to
init_i8259_irqs() is a cleaner fix for that).

Signed-off-by: Thomas Bogendoerfer <tsbogend@alpha.franken.de>
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
2007-04-27 16:20:25 +01:00
..
fixup-atlas.c
fixup-au1000.c
fixup-capcella.c
fixup-cobalt.c
fixup-ddb5477.c
fixup-emma2rh.c
fixup-excite.c
fixup-ip32.c
fixup-jaguar.c
fixup-jmr3927.c
fixup-malta.c
fixup-mpc30x.c
fixup-ocelot-c.c
fixup-ocelot-g.c
fixup-ocelot.c
fixup-ocelot3.c
fixup-pnx8550.c
fixup-rbtx4927.c
fixup-sb1250.c
fixup-sni.c
fixup-tb0219.c
fixup-tb0226.c
fixup-tb0287.c
fixup-tx4938.c
fixup-vr4133.c
fixup-wrppmc.c
fixup-yosemite.c
Makefile
ops-au1000.c
ops-bonito64.c
ops-bridge.c
ops-ddb5477.c
ops-emma2rh.c
ops-gt64xxx_pci0.c
ops-mace.c
ops-marvell.c
ops-msc.c
ops-nile4.c
ops-pnx8550.c
ops-sni.c
ops-titan-ht.c
ops-titan.c
ops-tx3927.c
ops-tx4927.c
ops-tx4938.c
ops-vr41xx.c
pci-bcm1480.c
pci-bcm1480ht.c
pci-dac.c
pci-ddb5477.c
pci-emma2rh.c
pci-ev64120.c
pci-excite.c
pci-ip27.c
pci-ip32.c
pci-jmr3927.c
pci-lasat.c
pci-ocelot-c.c
pci-ocelot-g.c
pci-ocelot.c
pci-sb1250.c
pci-vr41xx.c
pci-vr41xx.h
pci-yosemite.c
pci.c